/***************************************************************************** * * Copyright (C) 2015 Atmel Corporation * All rights reserved. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions are met: * * * Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * * * Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in * the documentation and/or other materials provided with the * distribution. * * * Neither the name of the copyright holders nor the names of * contributors may be used to endorse or promote products derived * from this software without specific prior written permission. * * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE * POSSIBILITY OF SUCH DAMAGE. ****************************************************************************/ #ifndef _AVR_ATMEGA325PA_H_INCLUDED #define _AVR_ATMEGA325PA_H_INCLUDED #ifndef _AVR_IO_H_ # error "Include instead of this file." #endif #ifndef _AVR_IOXXX_H_ # define _AVR_IOXXX_H_ "iom325pa.h" #else # error "Attempt to include more than one file." #endif /* Registers and associated bit numbers */ #define PINA _SFR_IO8(0x00) #define PINA7 7 #define PINA6 6 #define PINA5 5 #define PINA4 4 #define PINA3 3 #define PINA2 2 #define PINA1 1 #define PINA0 0 #define DDRA _SFR_IO8(0x01) #define DDRA7 7 // Inserted "DDA7" from "DDRA7" due to compatibility #define DDA7 7 #define DDRA6 6 // Inserted "DDA6" from "DDRA6" due to compatibility #define DDA6 6 #define DDRA5 5 // Inserted "DDA5" from "DDRA5" due to compatibility #define DDA5 5 #define DDRA4 4 // Inserted "DDA4" from "DDRA4" due to compatibility #define DDA4 4 #define DDRA3 3 // Inserted "DDA3" from "DDRA3" due to compatibility #define DDA3 3 #define DDRA2 2 // Inserted "DDA2" from "DDRA2" due to compatibility #define DDA2 2 #define DDRA1 1 // Inserted "DDA1" from "DDRA1" due to compatibility #define DDA1 1 #define DDRA0 0 // Inserted "DDA0" from "DDRA0" due to compatibility #define DDA0 0 #define PORTA _SFR_IO8(0x02) #define PORTA7 7 #define PORTA6 6 #define PORTA5 5 #define PORTA4 4 #define PORTA3 3 #define PORTA2 2 #define PORTA1 1 #define PORTA0 0 #define PINB _SFR_IO8(0x03) #define PINB7 7 #define PINB6 6 #define PINB5 5 #define PINB4 4 #define PINB3 3 #define PINB2 2 #define PINB1 1 #define PINB0 0 #define DDRB _SFR_IO8(0x04) #define DDRB7 7 // Inserted "DDB7" from "DDRB7" due to compatibility #define DDB7 7 #define DDRB6 6 // Inserted "DDB6" from "DDRB6" due to compatibility #define DDB6 6 #define DDRB5 5 // Inserted "DDB5" from "DDRB5" due to compatibility #define DDB5 5 #define DDRB4 4 // Inserted "DDB4" from "DDRB4" due to compatibility #define DDB4 4 #define DDRB3 3 // Inserted "DDB3" from "DDRB3" due to compatibility #define DDB3 3 #define DDRB2 2 // Inserted "DDB2" from "DDRB2" due to compatibility #define DDB2 2 #define DDRB1 1 // Inserted "DDB1" from "DDRB1" due to compatibility #define DDB1 1 #define DDRB0 0 // Inserted "DDB0" from "DDRB0" due to compatibility #define DDB0 0 #define PORTB _SFR_IO8(0x05) #define PORTB7 7 #define PORTB6 6 #define PORTB5 5 #define PORTB4 4 #define PORTB3 3 #define PORTB2 2 #define PORTB1 1 #define PORTB0 0 #define PINC _SFR_IO8(0x06) #define PINC7 7 #define PINC6 6 #define PINC5 5 #define PINC4 4 #define PINC3 3 #define PINC2 2 #define PINC1 1 #define PINC0 0 #define DDRC _SFR_IO8(0x07) #define DDRC7 7 // Inserted "DDC7" from "DDRC7" due to compatibility #define DDC7 7 #define DDRC6 6 // Inserted "DDC6" from "DDRC6" due to compatibility #define DDC6 6 #define DDRC5 5 // Inserted "DDC5" from "DDRC5" due to compatibility #define DDC5 5 #define DDRC4 4 // Inserted "DDC4" from "DDRC4" due to compatibility #define DDC4 4 #define DDRC3 3 // Inserted "DDC3" from "DDRC3" due to compatibility #define DDC3 3 #define DDRC2 2 // Inserted "DDC2" from "DDRC2" due to compatibility #define DDC2 2 #define DDRC1 1 // Inserted "DDC1" from "DDRC1" due to compatibility #define DDC1 1 #define DDRC0 0 // Inserted "DDC0" from "DDRC0" due to compatibility #define DDC0 0 #define PORTC _SFR_IO8(0x08) #define PORTC7 7 #define PORTC6 6 #define PORTC5 5 #define PORTC4 4 #define PORTC3 3 #define PORTC2 2 #define PORTC1 1 #define PORTC0 0 #define PIND _SFR_IO8(0x09) #define PIND7 7 #define PIND6 6 #define PIND5 5 #define PIND4 4 #define PIND3 3 #define PIND2 2 #define PIND1 1 #define PIND0 0 #define DDRD _SFR_IO8(0x0A) #define DDRD7 7 // Inserted "DDD7" from "DDRD7" due to compatibility #define DDD7 7 #define DDRD6 6 // Inserted "DDD6" from "DDRD6" due to compatibility #define DDD6 6 #define DDRD5 5 // Inserted "DDD5" from "DDRD5" due to compatibility #define DDD5 5 #define DDRD4 4 // Inserted "DDD4" from "DDRD4" due to compatibility #define DDD4 4 #define DDRD3 3 // Inserted "DDD3" from "DDRD3" due to compatibility #define DDD3 3 #define DDRD2 2 // Inserted "DDD2" from "DDRD2" due to compatibility #define DDD2 2 #define DDRD1 1 // Inserted "DDD1" from "DDRD1" due to compatibility #define DDD1 1 #define DDRD0 0 // Inserted "DDD0" from "DDRD0" due to compatibility #define DDD0 0 #define PORTD _SFR_IO8(0x0B) #define PORTD7 7 #define PORTD6 6 #define PORTD5 5 #define PORTD4 4 #define PORTD3 3 #define PORTD2 2 #define PORTD1 1 #define PORTD0 0 #define PINE _SFR_IO8(0x0C) #define PINE7 7 #define PINE6 6 #define PINE5 5 #define PINE4 4 #define PINE3 3 #define PINE2 2 #define PINE1 1 #define PINE0 0 #define DDRE _SFR_IO8(0x0D) #define DDRE7 7 // Inserted "DDE7" from "DDRE7" due to compatibility #define DDE7 7 #define DDRE6 6 // Inserted "DDE6" from "DDRE6" due to compatibility #define DDE6 6 #define DDRE5 5 // Inserted "DDE5" from "DDRE5" due to compatibility #define DDE5 5 #define DDRE4 4 // Inserted "DDE4" from "DDRE4" due to compatibility #define DDE4 4 #define DDRE3 3 // Inserted "DDE3" from "DDRE3" due to compatibility #define DDE3 3 #define DDRE2 2 // Inserted "DDE2" from "DDRE2" due to compatibility #define DDE2 2 #define DDRE1 1 // Inserted "DDE1" from "DDRE1" due to compatibility #define DDE1 1 #define DDRE0 0 // Inserted "DDE0" from "DDRE0" due to compatibility #define DDE0 0 #define PORTE _SFR_IO8(0x0E) #define PORTE7 7 #define PORTE6 6 #define PORTE5 5 #define PORTE4 4 #define PORTE3 3 #define PORTE2 2 #define PORTE1 1 #define PORTE0 0 #define PINF _SFR_IO8(0x0F) #define PINF7 7 #define PINF6 6 #define PINF5 5 #define PINF4 4 #define PINF3 3 #define PINF2 2 #define PINF1 1 #define PINF0 0 #define DDRF _SFR_IO8(0x10) #define DDRF7 7 // Inserted "DDF7" from "DDRF7" due to compatibility #define DDF7 7 #define DDRF6 6 // Inserted "DDF6" from "DDRF6" due to compatibility #define DDF6 6 #define DDRF5 5 // Inserted "DDF5" from "DDRF5" due to compatibility #define DDF5 5 #define DDRF4 4 // Inserted "DDF4" from "DDRF4" due to compatibility #define DDF4 4 #define DDRF3 3 // Inserted "DDF3" from "DDRF3" due to compatibility #define DDF3 3 #define DDRF2 2 // Inserted "DDF2" from "DDRF2" due to compatibility #define DDF2 2 #define DDRF1 1 // Inserted "DDF1" from "DDRF1" due to compatibility #define DDF1 1 #define DDRF0 0 // Inserted "DDF0" from "DDRF0" due to compatibility #define DDF0 0 #define PORTF _SFR_IO8(0x11) #define PORTF7 7 #define PORTF6 6 #define PORTF5 5 #define PORTF4 4 #define PORTF3 3 #define PORTF2 2 #define PORTF1 1 #define PORTF0 0 #define PING _SFR_IO8(0x12) #define PING5 5 #define PING4 4 #define PING3 3 #define PING2 2 #define PING1 1 #define PING0 0 #define DDRG _SFR_IO8(0x13) #define DDRG4 4 // Inserted "DDG4" from "DDRG4" due to compatibility #define DDG4 4 #define DDRG3 3 // Inserted "DDG3" from "DDRG3" due to compatibility #define DDG3 3 #define DDRG2 2 // Inserted "DDG2" from "DDRG2" due to compatibility #define DDG2 2 #define DDRG1 1 // Inserted "DDG1" from "DDRG1" due to compatibility #define DDG1 1 #define DDRG0 0 // Inserted "DDG0" from "DDRG0" due to compatibility #define DDG0 0 #define PORTG _SFR_IO8(0x14) #define PORTG4 4 #define PORTG3 3 #define PORTG2 2 #define PORTG1 1 #define PORTG0 0 #define TIFR0 _SFR_IO8(0x15) #define TOV0 0 #define OCF0A 1 #define TIFR1 _SFR_IO8(0x16) #define TOV1 0 #define OCF1A 1 #define OCF1B 2 #define ICF1 5 #define TIFR2 _SFR_IO8(0x17) #define TOV2 0 #define OCF2A 1 /* Reserved [0x18..0x1B] */ #define EIFR _SFR_IO8(0x1C) #define INTF0 0 #define PCIF0 4 #define PCIF1 5 #define PCIF2 6 #define PCIF3 7 #define EIMSK _SFR_IO8(0x1D) #define INT0 0 #define PCIE0 4 #define PCIE1 5 #define PCIE2 6 #define PCIE3 7 #define GPIOR0 _SFR_IO8(0x1E) #define EECR _SFR_IO8(0x1F) #define EERE 0 #define EEWE 1 #define EEMWE 2 #define EERIE 3 #define EEDR _SFR_IO8(0x20) /* Combine EEARL and EEARH */ #define EEAR _SFR_IO16(0x21) #define EEARL _SFR_IO8(0x21) #define EEARH _SFR_IO8(0x22) #define GTCCR _SFR_IO8(0x23) #define PSR310 0 #define TSM 7 #define PSR2 1 #define TCCR0A _SFR_IO8(0x24) #define CS00 0 #define CS01 1 #define CS02 2 #define WGM01 3 #define COM0A0 4 #define COM0A1 5 #define WGM00 6 #define FOC0A 7 /* Reserved [0x25] */ #define TCNT0 _SFR_IO8(0x26) #define OCR0A _SFR_IO8(0x27) /* Reserved [0x28..0x29] */ #define GPIOR1 _SFR_IO8(0x2A) #define GPIOR2 _SFR_IO8(0x2B) #define SPCR _SFR_IO8(0x2C) #define SPR0 0 #define SPR1 1 #define CPHA 2 #define CPOL 3 #define MSTR 4 #define DORD 5 #define SPE 6 #define SPIE 7 #define SPSR _SFR_IO8(0x2D) #define SPI2X 0 #define WCOL 6 #define SPIF 7 #define SPDR _SFR_IO8(0x2E) /* Reserved [0x2F] */ #define ACSR _SFR_IO8(0x30) #define ACIS0 0 #define ACIS1 1 #define ACIC 2 #define ACIE 3 #define ACI 4 #define ACO 5 #define ACBG 6 #define ACD 7 #define OCDR _SFR_IO8(0x31) #define OCDR7 7 #define OCDR6 6 #define OCDR5 5 #define OCDR4 4 #define OCDR3 3 #define OCDR2 2 #define OCDR1 1 #define OCDR0 0 /* Reserved [0x32] */ #define SMCR _SFR_IO8(0x33) #define SE 0 #define SM0 1 #define SM1 2 #define SM2 3 #define MCUSR _SFR_IO8(0x34) #define JTRF 4 #define PORF 0 #define EXTRF 1 #define BORF 2 #define WDRF 3 #define MCUCR _SFR_IO8(0x35) #define JTD 7 #define IVCE 0 #define IVSEL 1 #define PUD 4 #define BODSE 5 #define BODS 6 /* Reserved [0x36] */ #define SPMCSR _SFR_IO8(0x37) #define SPMEN 0 #define PGERS 1 #define PGWRT 2 #define BLBSET 3 #define RWWSRE 4 #define RWWSB 6 #define SPMIE 7 /* Reserved [0x38..0x3C] */ /* SP [0x3D..0x3E] */ /* SREG [0x3F] */ #define WDTCR _SFR_MEM8(0x60) #define WDP0 0 #define WDP1 1 #define WDP2 2 #define WDE 3 #define WDCE 4 #define CLKPR _SFR_MEM8(0x61) #define CLKPS0 0 #define CLKPS1 1 #define CLKPS2 2 #define CLKPS3 3 #define CLKPCE 7 /* Reserved [0x62..0x63] */ #define PRR _SFR_MEM8(0x64) #define PRADC 0 #define PRUSART0 1 #define PRSPI 2 #define PRTIM1 3 #define PRLCD 4 #define __AVR_HAVE_PRR ((1<